## NATIONAL UNIVERSITY of SINGAPORE

## **Department of Electrical and Computer Engineering**

## **EE2021 – Devices and Circuits**

## **Tutorial 5**

Q1.  $R_{AI} \longrightarrow R_{EI} \longrightarrow C_{E}$   $1k\Omega \longrightarrow C_{S} \qquad v_{in} \qquad Q_{I}$   $V_{I} \longrightarrow C_{B} \longrightarrow R_{CI} \qquad M_{I}$   $10V \longrightarrow R_{REFI} \longrightarrow M_{I}$   $R_{REFI} \longrightarrow M_{I}$ 

In the two-stage amplifier circuit shown in Fig. Q1, assume that the pnp BJT, the NMOS transistors and the PMOS transistors have the following device parameters:

- $V_A = 100 \text{ V}$  and  $\beta = 100 \text{ for the BJT}$ ,  $Q_I$ ;
- $K_n = 2 \text{m A/V}^2$ ,  $V_{THN} = 1 \text{ V}$ ,  $\lambda_n = 0.001 \text{V}^{-1}$  and no body effect for the NMOS transistors,  $M_3$  and  $M_4$
- $K_p = 2 \text{m A/V}^2$ ,  $V_{THP} = -1 \text{ V}$ ,  $\lambda_p = 0.001 \text{ V}^{-1}$  and no body effect for the PMOS transistors,  $M_I$  and  $M_2$ .
- (a) Identify the configuration of each stage of the multi-stage amplifier.
- (b) Design  $R_{REF1}$  such that  $M_1$ ,  $M_3$  and  $M_4$  each has a drain current of 1 mA assuming these transistors are operating in the saturation region.
- (c) Estimate the small signal parameters of  $M_1$ , i.e.  $g_{m,M1}$ , and  $r_{o,M1}$  and the small signal parameters of  $Q_1$ , i.e.,  $g_{m,Q1}$ ,  $r_{\sigma,Q1}$ , assuming the value of the drain current in part (b).
- (d) Design  $R_{A1}$  to ensure that  $M_1$ ,  $M_3$  and  $M_4$  each has a drain current of 1 mA assuming these transistors are operating in the saturation region.
- (e) Estimate the overall gain, i.e.,  $v_o/v_s$ .
- (f) Diode connected transistor M<sub>2</sub> shown in the right of Fig. Q1 can be used to replace R<sub>E1</sub>. Comment whether the overall gain will be affected and if the gain is affected, which component values need to be changed to restore the gain in part (e).

[Ans.  $8.3 \text{ k}\Omega$ , 2.8 mA/V,  $1 \text{ M}\Omega$ , 40 mA/V,  $2.5 \text{ k}\Omega$ ,  $100 \text{ k}\Omega$ ,  $12.3 \text{ k}\Omega$ , 264]

**Q2.** 



In the two-stage amplifier circuit shown in Fig. Q2, assume that the pnp BJT, the NMOS and the PMOS have the following device parameters:

- $V_A = 100 \text{ V}$  and  $\beta = 100 \text{ for the BJT}$ ,  $Q_I$ ;
- $K_n = 2 \text{ m A/V}^2$ ,  $V_{THN} = 1 \text{ V}$ ,  $\lambda_n = 0.001$  and no body effect for the MOSFETs,  $M_3$  and  $M_4$ .
- $K_p = 2 \text{m A/V}^2$ ,  $V_{THP} = -1 \text{ V}$ ,  $\lambda_p = 0.001$  and no body effect for the MOSFETs,  $M_1$  and  $M_2$ .
- (a) Identify the configuration of each stage of the multi-stage amplifier.
- (b) Estimate the collector current for  $Q_I$  and its corresponding small signal parameter, i.e.  $g_{m\_QI}$ ,  $r_{\pi\_QI}$ ,  $r_{o\_QI}$ .
- (c) Design  $R_{REFI}$  such that  $M_1$ ,  $M_3$ ,  $M_4$  and  $M_2$  each has a drain current of 3 mA.
- (d) Estimate the small signal parameters of  $M_1$ , i.e.  $g_{m\_M1}$ , and  $r_{o\_M1}$  assuming the value of the drain current in (c).
- (e) Estimate the overall gain, i.e.,  $v_o/v_s$ .
- (g)  $M_2$  can be replaced with an NMOS transistor. Show part of the new circuit including only  $M_1$ ,  $M_2$  and  $V_{DD}$  but with  $M_2$  replaced using NMOS transistor. Comment on the effect on the overall gain with reasoning.

 $[0.7 \text{ mA}, 28 \text{ mA/V}, 3.57 \text{ k}\Omega, 143 \text{ k}\Omega, 2.59 \text{ k}\Omega, 4.9 \text{ mA/V}, 333 \text{ k}\Omega, 3175]$ 

Q3. Analyze the following circuit. Write down the expressions for all the equivalent resistances ( $R_1$ - $R_{10}$ ,  $R_{in}$ ,  $R_{out}$ ). All expressions must be in terms of transistor small signal parameters. Neglect body effect.

(Hints: Some of the resistances are inter-dependent, so some resistances need to be worked out first before other resistances can be solved.)



**Q4.** Show an opamp circuit that can generate the following transfer function in Fig. Q4:



[Note : Gain(dB) = $20 \times \log_{10}(V_{out}/V_{in})$ . Hence, 40dB is equivalent to  $V_{out}/V_{in}$ =100, 20dB is equivalent to  $V_{out}/V_{in}$ =10]

Q5. (a) Derive  $R_x$  in the circuit shown in Fig. Q5a. (Note that  $v_1$  is a voltage dependent voltage source and  $R_x = v_x / i_x$ .)



(b) Derive the value k for the circuit shown in Fig. Q5b such that  $v_1 = 0.99v_x$ .



- (c) Design an opamp circuit that can realize circuit within the dash box in part (b). You can treat  $v_x$  as independent signal source.
- (d) The circuit in part (c) is known as a resistance multiplier. It can realize huge resistance with relatively small resistor values. Suggest and show a simple filtering circuit that can make use of this technique.
- **Q6.** You are given a task to build an arbitrary signal generator. You may assume that a square wave voltage source is readily available.
  - (a) Show an opamp circuit that can produce a triangular wave from a square wave input with 50% duty cycle, i.e.  $T_{POS}=T_{NEG}$ , as shown in Fig. Q6a.



Fig. Q6a

(b) Consider the opamp circuit shown in Fig.Q6b. The switch will short circuit the capacitor whenever the input voltage is positive. Sketch the output waveform ( $v_{out}$ ) when the input is a square wave with 50% duty cycle.



(c) Show an opamp circuit that can produce a saw tooth wave from a square wave input with 50% duty cycle as shown in Fig. Q6c.



- Q7. (a) Draw an opamp circuit that can convert a square wave to a triangular wave.
  - (b) Consider the comparator circuit shown in Fig. Q7. Sketch the comparator output waveform for the given input waveform. Indicate clearly the timing and voltage information. You may assume that the maximum and minimum output voltages of the comparator are +5V and -5V, respectively.



(c) Propose an opamp-based circuit that can produce a square wave with an arbitrary duty cycle. Duty cycle is defined as the ratio of the period that the waveform is high to the total clock period. For example, a 40% duty cycle means that the square wave is high for  $0.4 \times T_{period}$  and low for  $0.6 \times T_{period}$ .